Přejít k obsahu


High efficient carrier phase synchronization for SDR using CORDIC implemented on an FPGA

Citace:
FIALA, P., LINHART, R. High efficient carrier phase synchronization for SDR using CORDIC implemented on an FPGA. In Proceedings of Papers : 2015 23rd Telecommunications Forum (TELFOR 2015). Piscataway: IEEE, 2015. s. 512-515. ISBN: 978-1-5090-0055-5
Druh: STAŤ VE SBORNÍKU
Jazyk publikace: eng
Anglický název: High efficient carrier phase synchronization for SDR using CORDIC implemented on an FPGA
Rok vydání: 2015
Místo konání: Piscataway
Název zdroje: IEEE
Autoři: Ing. Pavel Fiala , Ing. Richard Linhart Ph.D.
Abstrakt EN: This paper is devoted to the proposal of a highly efficient carrier phase synchronization subsystem for Software Defined Receiver. The proposed feedback phaselocked loop carrier synchronizer is suitable for parallel implementation on an FPGA for QPSK with the possibility of extension for m-QAM modulation. Direct Digital Synthesizer uses CORDIC algorithm in rotation mode for calculation of the sine and cosine of an angle. The angle of rotation is the uncompensated carrier phase offset. The carrier phase offset is derived by the closed-loop path created by phase error detector, PLL loop filter and accumulator control block. The paper will extensively focus on simulation of the proposed synchronization system. On the basis of this simulation, a complete, fully pipelined VHDL description model is created. Finally, RTL synthesis on an Altera Cyclone IV FPGA is presented.
Klíčová slova

Zpět

Patička